DataSheet39.com

What is GS841E18AB?

This electronic component, produced by the manufacturer "GSI Technology", performs the same function as "256K x 18 Sync Cache Tag".


GS841E18AB Datasheet PDF - GSI Technology

Part Number GS841E18AB
Description 256K x 18 Sync Cache Tag
Manufacturers GSI Technology 
Logo GSI Technology Logo 


There is a preview and GS841E18AB download ( pdf file ) link at the bottom of this page.





Total 21 Pages



Preview 1 page

No Preview Available ! GS841E18AB datasheet, circuit

www.DataSheet4U.com
GS841E18AT/B-180/166/150/130/100
TQFP, BGA
Commercial Temp
Industrial Temp
256K x 18 Sync
Cache Tag
180 MHz–100 MHz
3.3 V VDD
3.3 V and 2.5 V I/O
Features
• 3.3 V +10%/–5% core power supply, 2.5 V or 3.3 V I/O
supply
• Dual Cycle Deselect (DCD)
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (PentiumTM and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP package and 119-BGA
• Pb-Free 100-lead TQFP package available
Functional Description
The GS841E18A is a 256K x 18 high performance synchronous DCD
SRAM with integrated Tag RAM comparator. A 2-bit burst counter is
included to provide burst interface with PentiumTM and other high
performance CPUs. It is designed to be used as a Cache Tag SRAM,
as well as data SRAM. Addresses, data IOs, match output, chip
enables (CE1, CE2, CE3), address control inputs (ADSP, ADSC,
ADV), and write control inputs (BW1, BW2, BWE, GW, DE) are
synchronous and are controlled by a positive-edge-triggered clock
(CLK).
Output Enable (OE), Match Output Enable, and power down control
(ZZ) are asynchronous. Burst can be initiated with either ADSP or
ADSC inputs. Subsequent burst addresses are generated internally and
are controlled by ADV. The burst sequence is either interleave order
(PentiumTM or x86) or linear order, and is controlled by LBO.
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT mode
pin, I/O registers can be programmed to perform pipeline or flow
through operation. Flow Through mode reduces latency.
Byte write operation is performed by using Byte Write Enable (BWE)
input combined with two individual byte write signals BW1-2. In
addition, Global Write (GW) is available for writing all bytes at one
time.
Compare cycles begin as a read cycle with output disabled so that
compare data can be loaded into the data input register. The
comparator compares the read data with the registered input data and a
match signal is generated. The match output can be either in Pipeline
or Flow Through modes controlled by the FT signal.
Low power (Standby mode) is attained through the assertion of the ZZ
signal, or by stopping the clock (CLK). Memory data is retained
during Standby mode.
JTAG boundary scan interface is provided using IEEE standard
1149.1 protocol. Four pins—Test Data In (TDI), Test Data Out
(TDO), Test Clock (TCK) and Test Mode Select (TMS)—are used to
perform JTAG function.
The GS841E18A operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- or 2.5 V-LVTTL-compatible. Separate output
(VDDQ) pins are used to allow both 3.3 V or 2.5 V IO interface.
Dual Cycle Deselect (DCD)
The GS841E18A is a DCD pipelines synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD SRAMs hold the deselect command for one full
cycle and then begin turning off their outputs just after the second
rising edge of the clock.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Parameter Synopsis
–180 -166 -150 -133 -100
tcycle 5.5 ns 6.0 ns 6.6 ns 7.5 ns 10 ns
tKQ 3.2 ns 3.5 ns 3.8 ns 4.0 ns 4.5 ns
IDD 335 mA 310 mA 275 mA 250 mA 190 mA
tKQ 8 ns 8.5 ns 10 ns 11 ns 12 ns
tcycle 9.1 ns 10 ns 10 ns 15 ns 15 ns
IDD 210 mA 190 mA 190 mA 140 mA 140 mA
Rev: 1.03 4/2005
1/21
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. * Pentium is a trademark of Intel

line_dark_gray
GS841E18AB equivalent
www.DataSheet4U.com
PBGA Pin Description
Symbol
An
CLK
BWE
BW1
BW2
GW
CE1,CE2, CE3
OE
ADV
ADSP, ADSC
DQ
DQP
MATCH
MOE
DE
ZZ
FT
LBO
TMS
TDI
TDO
TCK
VDD
VSS
VDDQ
NC
GS841E18AT/B-180/166/150/130/100
Description
Address Input Signals—Inputs are registered and must meet setup and hold times, as specified on
page 11.
Clock Input Signal
Byte Write Enable Signal—The byte write enable signal needs to be combined with one of the four
byte write signals for a write operation to occur.
Byte Write signal for data outputs 1 thru 8
Byte Write signal for data outputs 9 thru 16
Global Write Enable
Chip Enables
Output Enable
Burst address advance
Address status signals
Data Input and Output pins
Parity Input and Output pins
Match Output
Match Output Enable
Data Enable—Data input registers are updated only when DE is active.
Power down control—Application of ZZ will result in a low standby power consumption.
Flow Through or Pipeline mode
Linear Order Burst mode
Test Mode Select
Test Data In
Test Data Out
Test Clock
3.3 V power supply
Ground
2.5 V/3.3 V output power supply
No Connect
Rev: 1.03 4/2005
5/21
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
© 2001, GSI Technology


line_dark_gray

Preview 5 Page


Part Details

On this page, you can learn information such as the schematic, equivalent, pinout, replacement, circuit, and manual for GS841E18AB electronic component.


Information Total 21 Pages
Link URL [ Copy URL to Clipboard ]
Download [ GS841E18AB.PDF Datasheet ]

Share Link :

Electronic Components Distributor


An electronic components distributor is a company that sources, stocks, and sells electronic components to manufacturers, engineers, and hobbyists.


SparkFun Electronics Allied Electronics DigiKey Electronics Arrow Electronics
Mouser Electronics Adafruit Newark Chip One Stop


Featured Datasheets

Part NumberDescriptionMFRS
GS841E18ABThe function is 256K x 18 Sync Cache Tag. GSI TechnologyGSI Technology
GS841E18ATThe function is 256K x 18 Sync Cache Tag. GSI TechnologyGSI Technology

Semiconductors commonly used in industry:

1N4148   |   BAW56   |   1N5400   |   NE555   |  

LM324   |   BC327   |   IRF840  |   2N3904   |  



Quick jump to:

GS84     1N4     2N2     2SA     2SC     74H     BC     HCF     IRF     KA    

LA     LM     MC     NE     ST     STK     TDA     TL     UA    



Privacy Policy   |    Contact Us     |    New    |    Search