DataSheet.es    


PDF DP83815 Data sheet ( Hoja de datos )

Número de pieza DP83815
Descripción 10/100 Mb/s Integrated PCI Ethernet Media Access Controller and Physical Layer
Fabricantes National Semiconductor 
Logotipo National Semiconductor Logotipo



Hay una vista previa y un enlace de descarga de DP83815 (archivo pdf) en la parte inferior de esta página.


Total 70 Páginas

No Preview Available ! DP83815 Hoja de datos, Descripción, Manual

September 2002
DP83815 10/100 Mb/s Integrated PCI Ethernet Media Access
Controller and Physical Layer (MacPhyter)
www.DataSheet4U.com
General Description
DP83815 is a single-chip 10/100 Mb/s Ethernet Controller
for the PCI bus. It is targeted at low-cost, high volume PC
mother boards, adapter cards, and embedded systems.
The DP83815 fully implements the V2.2 33 MHz PCI bus
interface for host communications with power management
support. Packet descriptors and data are transferred via
bus-mastering, reducing the burden on the host CPU. The
DP83815 can support full duplex 10/100 Mb/s transmission
and reception, with minimum interframe gap.
The DP83815 device is an integration of an enhanced
version of the National Semiconductor PCI MAC/BIU
(Media Access Controller/Bus Interface Unit) and a 3.3V
CMOS physical layer interface.
Features
— IEEE 802.3 Compliant, PCI V2.2 MAC/BIU supports
traditional data rates of 10 Mb/s Ethernet and 100 Mb/s
Fast Ethernet (via internal phy)
— Bus master - burst sizes of up to 128 dwords (512 bytes)
— BIU compliant with PC 97 and PC 98 Hardware Design
Guides, PC 99 Hardware Design Guide draft, ACPI v1.0,
PCI Power Management Specification v1.1, OnNow
Device Class Power Management Reference
Specification - Network Device Class v1.0a
— Wake on LAN (WOL) support compliant with PC98,
PC99, SecureOn, and OnNow, including directed
packets, Magic Packet, VLAN packets, ARP packets,
pattern match packets, and Phy status change
— Clkrun function for PCI Mobile Design Guide
— Virtual LAN (VLAN) and long frame support
— Support for IEEE 802.3x Full duplex flow control
— Extremely flexible Rx packet filtration including: single
address perfect filter with MSb masking, broadcast, 512
entry multicast/unicast hash table, deep packet pattern
matching for up to 4 unique patterns
— Statistics gathered for support of RFC 1213 (MIB II),
RFC 1398 (Ether-like MIB), IEEE 802.3 LME, reducing
CPU overhead for management
— Internal 2 KB Transmit and 2 KB Receive data FIFOs
— Serial EEPROM port with auto-load of configuration data
from EEPROM at power-on
— Flash/PROM interface for remote boot support
— Fully integrated IEEE 802.3/802.3u 3.3V CMOS physical
layer
— IEEE 802.3 10BASE-T transceiver with integrated filters
— IEEE 802.3u 100BASE-TX transceiver
— Fully integrated ANSI X3.263 compliant TP-PMD
physical sublayer with adaptive equalization and
Baseline Wander compensation
— IEEE 802.3u Auto-Negotiation - advertised features
configurable via EEPROM
— Full Duplex support for 10 and 100 Mb/s data rates
— Single 25 MHz reference clock
— 144-pin LQFP and 160-pin LBGA packages
— Low power 3.3V CMOS design with typical consumption
of 561 mW operating, 380 mW during WOL mode, 33
mW sleep mode
— IEEE 802.3u MII for connecting alternative external
Physical Layer Devices
System Diagram
PCI Bus
DP83815
Isolation
10/100 Twisted Pair
BIOS ROM EEPROM
(optional) (optional)
TRI-STATE® is a registered trademark of National Semiconductor Corporation.
Magic Packetis a trademark of Advanced Micro Devices, Inc.
© 2002 National Semiconductor Corporation
1
www.national.com

1 page




DP83815 pdf
1.0 Connection Diagram (Continued)
1.2 160 pin LBGA Package (UJB)
Pin A1
Identification
(Marked on Top)
A
B
C
D
E
F
G
H
J
K
L
M
N
P
Top View
Order Number DP83815DUJB
See NS Package Number UJB160A
5
www.national.com

5 Page





DP83815 arduino
2.0 Pin Description (Continued)
External Reference Interface
Symbol
VREF
LQFP Pin
No(s)
40
LBGA Pin
No(s)
A2
Dir Description
I Bandgap Reference: External current reference resistor for internal
Phy bandgap circuitry. The value of this resistor is 9.31 K1% metal
film (100 ppm/oC) which must be connected from the VREF pin to
analog ground.
No Connects
Symbol
NC
Reserved
LQFP Pin
No(s)
LBGA Pin
No(s)
Dir
Description
34, 42, 43, 48
A1, A13, A14,
B3, B13, B14,
D4, F3, F4,
G2, M2, M3,
N1, N2, N13,
N14, P1, P2,
P13, P14
No Connect
41, 50, 127
D2, E3, H12
These pins are reserved and cannot be connected to any external
logic or net.
11 www.national.com

11 Page







PáginasTotal 70 Páginas
PDF Descargar[ Datasheet DP83815.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
DP8381510/100Mb/s Integrated PCI Ethernet Media Access Cntr Physical Layer MacPhyter (Rev. E)Texas Instruments
Texas Instruments
DP8381510/100 Mb/s Integrated PCI Ethernet Media Access Controller and Physical LayerNational Semiconductor
National Semiconductor
DP83816Integrated PCI Ethernet Media Access Contrlr Phy Layer (MacPhyter-II) (Rev. E)Texas Instruments
Texas Instruments
DP8381610/100 Mb/s Integrated PCI Ethernet Media Access Controller and Physical LayerNational Semiconductor
National Semiconductor

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar