Datenblatt-pdf.com


A43L2616A Schematic ( PDF Datasheet ) - AMIC Technology

Teilenummer A43L2616A
Beschreibung 1M X 16 Bit X 4 Banks Synchronous DRAM
Hersteller AMIC Technology
Logo AMIC Technology Logo 




Gesamt 42 Seiten
A43L2616A Datasheet, Funktion
www.DataSheet4U.com
A43L2616A
Preliminary
1M X 16 Bit X 4 Banks Synchronous DRAM
Document Title
1M X 16 Bit X 4 Banks Synchronous DRAM
Revision History
Rev. No. History
0.0 Initial issue
Issue Date
Remark
November 30, 2004 Preliminary
PRELIMINARY (November, 2004, Version 0.0)
AMIC Technology, Corp.






A43L2616A Datasheet, Funktion
Decoupling Capacitance Guide Line
Recommended decoupling capacitance added to power line at board.
Parameter
Symbol
Decoupling Capacitance between VDD and VSS
CDC1
Decoupling Capacitance between VDDQ and VSSQ
CDC2
Note: 1. VDD and VDDQ pins are separated each other.
All VDD pins are connected in chip. All VDDQ pins are connected in chip.
2. VSS and VSSQ pins are separated each other
All VSS pins are connected in chip. All VSSQ pins are connected in chip.
Value
0.1 + 0.01
0.1 + 0.01
A43L2616A
Unit
µF
µF
DC Electrical Characteristics
(Recommended operating condition unless otherwise noted, TA = 0°C to 70°C TA = -40ºC to +85ºC)
Symbol
Parameter
Test Conditions
Icc1
Icc2 P
Icc2 PS
Operating Current
(One Bank Active)
Burst Length = 1
tRC tRC(min), tCC tCC(min), IOL = 0mA
Precharge Standby Current
in power-down mode
CKE VIL(max), tCC = 15ns
CKL VIL(max), tCC =
Speed
-6 -7
85 85
2
1
ICC2N
ICC2NS
ICC3N
Precharge Standby Current
in non power-down mode
CKE VIH(min), CS VIH(min), tCC = 15ns
Input signals are changed one time during 30ns
CKE VIH(min), CLK VIL(max), tCC =
Input signals are stable.
Active Standby current in
non power-down mode
(One Bank Active)
CKE VIH(min), CS VIH(min), tCC = 15ns
Input signals are changed one time during 30ns
20
15
30
ICC4 Operating Current
(Burst Mode)
IOL = 0mA, Page Burst
All bank Activated, tCCD = tCCD (min)
100 100
ICC5 Refresh Current
tRC tRC (min)
130 130
ICC6 Self Refresh Current
CKE 0.2V
1
0.5
Note: 1. Measured with outputs open. Addresses are changed only one time during tCC(min).
2. Refresh period is 64ms. Addresses are changed only one time during tCC(min).
3. ICC6 normal version: A43L2616AV-6, A43L2616AV-7.
4. ICC6 low self refresh current version: A43L2616AV-6V, A43L2616AV-7V.
Unit Notes
mA 1
mA
mA
mA
mA 1
mA 2
3
mA
4
PRELIMINARY (November, 2004, Version 0.0)
5
AMIC Technology, Corp.

6 Page









A43L2616A pdf, datenblatt
A43L2616A
Device Operations
Clock (CLK)
The clock input is used as the reference for all SDRAM
operations. All operations are synchronized to the positive
going edge of the clock. The clock transitions must be
monotonic between VIL and VIH. During operation with CKE
high all inputs are assumed to be in valid state (low or high)
for the duration of set up and hold time around positive
edge of the clock for proper functionality and ICC
specifications.
Clock Enable (CLK)
The clock enable (CKE) gates the clock onto SDRAM. If
CKE goes low synchronously with clock (set-up and hold
time same as other inputs), the internal clock is suspended
form the next clock cycle and the state of output and burst
address is frozen as long as the CKE remains low. All other
inputs are ignored from the next clock cycle after CKE goes
low. When both banks are in the idle state and CKE goes
low synchronously with clock, the SDRAM enters the power
down mode form the next clock cycle. The SDRAM
remains in the power down mode ignoring the other inputs
as long as CKE remains low. The power down exit is
synchronous as the internal clock is suspended. When
CKE goes high at least “tSS + 1 CLOCK” before the high
going edge of the clock, then the SDRAM becomes active
from the same clock edge accepting all the input
commands.
Bank Select (BS0, BS1)
This SDRAM is organized as 4 independent banks of
1,048,576 words X 16 bits memory arrays. The BS0, BS1
inputs is latched at the time of assertion of RAS and CAS
to select the bank to be used for the operation. The bank
select BS0, BS1 is latched at bank activate, read, write
mode register set and precharge operations.
Address Input (A0 ~ A11)
The 20 address bits required to decode the 262,144 word
locations are multiplexed into 12 address input pins
(A0~A11). The 12 bit row address is latched along with
RAS , BS0 and BS1 during bank activate command. The 8
bit column address is latched along with CAS , WE , BS0
and BS1during read or write command.
NOP and Device Deselect
When RAS , CAS and WE are high, the SDRAM
performs no operation (NOP). NOP does not initiate any
new operation, but is needed to complete operations which
require more than single clock like bank activate, burst
read, auto refresh, etc. The device deselect is also a NOP
and is entered by asserting CS high. CS high disables
the command decoder so that RAS , CAS and WE , and
all the address inputs are ignored.
Power-Up
The following sequence is recommended for POWER UP
1. Power must be applied to either CKE and DQM inputs to
pull them high and other pins are NOP condition at the
inputs before or along with VDD (and VDDQ) supply.
The clock signal must also be asserted at the same time.
2. After VDD reaches the desired voltage, a minimum
pause of 200 microseconds is required with inputs in
NOP condition.
3. Both banks must be precharged now.
4. Perform a minimum of 2 Auto refresh cycles to stabilize
the internal circuitry.
5. Perform a MODE REGISTER SET cycle to program the
CAS latency, burst length and burst type as the default
value of mode register is undefined.
At the end of one clock cycle from the mode register set
cycle, the device is ready for operation.
When the above sequence is used for Power-up, all the
out-puts will be in high impedance state. The high
impedance of outputs is not guaranteed in any other
power-up sequence.
cf.) Sequence of 4 & 5 may be changed.
Mode Register Set (MRS)
The mode register stores the data for controlling the
various operation modes of SDRAM. It programs the CAS
latency, addressing mode, burst length, test mode and
various vendor specific options to make SDRAM useful for
variety of different applications. The default value of the
mode register is not defined, therefore the mode register
must be written after power up to operate the SDRAM. The
mode register is written by asserting low on CS , RAS ,
CAS , WE (The SDRAM should be in active mode with
CKE already high prior to writing the mode register). The
state of address pins A0~A11, BS0 and BS1 in the same
cycle as CS , RAS , CAS , WE going low is the data
written in the mode register. One clock cycle is required to
complete the write in the mode register. The mode register
contents can be changed using the same command and
clock cycle requirements during operation as long as both
banks are in the idle state. The mode register is divided
into various fields depending on functionality. The burst
length field uses A0~A2, burst type uses A3, addressing
mode uses A4~A6, A7~A8, A11, BS0 and BS1 are used for
vendor specific options or test mode. And the write burst
length is programmed using A9. A7~A8, A11, BS0 and BS1
must be set to low for normal SDRAM operation.
Refer to table for specific codes for various burst length,
addressing modes and CAS latencies.
PRELIMINARY (November, 2004, Version 0.0)
11
AMIC Technology, Corp.

12 Page





SeitenGesamt 42 Seiten
PDF Download[ A43L2616A Schematic.PDF ]

Link teilen




Besondere Datenblatt

TeilenummerBeschreibungHersteller
A43L26161M X 16 Bit X 4 Banks Synchronous DRAMAMIC Technology
AMIC Technology
A43L2616A1M X 16 Bit X 4 Banks Synchronous DRAMAMIC Technology
AMIC Technology

TeilenummerBeschreibungHersteller
CD40175BC

Hex D-Type Flip-Flop / Quad D-Type Flip-Flop.

Fairchild Semiconductor
Fairchild Semiconductor
KTD1146

EPITAXIAL PLANAR NPN TRANSISTOR.

KEC
KEC


www.Datenblatt-PDF.com       |      2020       |      Kontakt     |      Suche