|
|
Número de pieza | UPA2750GR | |
Descripción | SWITCHING N- AND P-CHANNEL POWER MOS FET | |
Fabricantes | NEC | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de UPA2750GR (archivo pdf) en la parte inferior de esta página. Total 8 Páginas | ||
No Preview Available ! DATA SHEET
MOS FIELD EFFECT TRANSISTOR
µPA2750GR
SWITCHING
N-CHANNEL POWER MOS FET
DESCRIPTION
The µPA2750GR is N-Channel MOS Field Effect Transistor
designed for DC/DC converters and power management
application of notebook computers.
FEATURES
• Dual chip type
• Low on-state resistance
RDS(on)1 = 15.5 mΩ MAX. (VGS = 10 V, ID = 4.5 A)
RDS(on)2 = 21.0 mΩ MAX. (VGS = 4.5 V, ID = 4.5 A)
RDS(on)3 = 23.9 mΩ MAX. (VGS = 4.0 V, ID = 4.5 A)
• Low Ciss: Ciss = 1040 pF TYP. (VDS = 10 V, VGS = 0 V)
• Built-in G-S protection diode
• Small and surface mount package (Power SOP8)
ORDERING INFORMATION
PART NUMBER
µPA2750GR
PACKAGE
Power SOP8
PACKAGE DRAWING (Unit: mm)
85
14
5.37 Max.
1 ; Source 1
2 ; Gate 1
7, 8 ; Drain 1
3 ; Source 2
4 ; Gate 2
5, 6 ; Drain 2
6.0 ±0.3
4.4
0.8
1.27 0.78 Max.
0.40
+0.10
–0.05
0.12 M
0.5 ±0.2
0.10
ABSOLUTE MAXIMUM RATINGS (TA = 25°C, All terminals are connected.)
Drain to Source Voltage (VGS = 0 V)
VDSS
30
V
Gate to Source Voltage (VDS = 0 V)
VGSS
±20
V
Drain Current (DC)
Drain Current (pulse) Note1
Total Power Dissipation (1 unit) Note2
Total Power Dissipation (2 unit) Note2
ID(DC)
ID(pulse)
PT
PT
±9.0
±36
1.7
2.0
A
A
W
W
Channel Temperature
Tch 150 °C
Storage Temperature
Single Avalanche Current Note3
Single Avalanche Energy Note3
Tstg –55 to +150 °C
IAS 9.0
A
EAS 8.1 mJ
EQUIVALENT CIRCUIT
(1/2 circuit)
Drain
Gate
Body
Diode
Gate
Protection
Diode
Source
Notes 1. PW ≤ 10 µs, Duty cycle ≤ 1%
2. TA = 25°C, Mounted on ceramic substrate of 2000 mm2 x 2.2 mm
3. Starting Tch = 25°C, VDD = 15 V, RG = 25 Ω, VGS = 20 → 0 V
Remark The diode connected between the gate and source of the transistor serves as a protector against ESD. When
this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated
voltage may be applied to this device.
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local NEC representative for
availability and additional information.
Document No. G15780EJ1V0DS00 (1st edition)
Date Published March 2002 NS CP(K)
Printed in Japan
©
2001
1 page µPA2750GR
DERATING FACTOR OF FORWARD BIAS
SAFE OPERATING AREA
120
100
80
60
40
20
0
0 20 40 60 80 100 120 140 160
TA - Ambient Temperature - ˚C
FORWARD BIAS SAFE OPERATING AREA
100
10
R(DVSG(oSn)=Li1m0itVeI)dD(DC)
1
ID(pulse)
PW = 100 µs
1 ms
10 ms
Power
Dissipation
100 ms
Limited
0.1 Mounted on ceramic substrate
of 2000 mm2 x 2.2 mm
Single Pulse, 1 unit
TA = 25˚C
Single Pulse
0.01
0.1 1
10
VDS - Drain to Source Voltage - V
100
TOTAL POWER DISSIPATION vs.
AMBIENT TEMPERATURE
2.8
Mounted on ceramic
2.4
substrate of
2000 mm2 × 2.2 mm
2 unit
2.0
1 unit
1.6
1.2
0.8
0.4
0
0 20 40 60 80 100 120 140 160
TA - Ambient Temperature - ˚C
TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH
1000
Mounted on ceramic substrate
of 2000 mm2 x 2.2 mm
Single Pulse, 1 unit
TA = 25˚C
100
Rth(ch-A) = 73.5˚C/W
10
1
0.1
0.0001
0.001
0.01 0.1 1 10
PW - Pulse Width - s
100 1000
Data Sheet G15780EJ1V0DS
5
5 Page |
Páginas | Total 8 Páginas | |
PDF Descargar | [ Datasheet UPA2750GR.PDF ] |
Número de pieza | Descripción | Fabricantes |
UPA2750GR | SWITCHING N- AND P-CHANNEL POWER MOS FET | NEC |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |