|
|
Número de pieza | DM74LS165 | |
Descripción | 8-Bit Parallel In/Serial Output Shift Registers | |
Fabricantes | Fairchild Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de DM74LS165 (archivo pdf) en la parte inferior de esta página. Total 6 Páginas | ||
No Preview Available ! August 1986
Revised March 2000
DM74LS165
8-Bit Parallel In/Serial Output Shift Registers
General Description
This device is an 8-bit serial shift register which shifts data
in the direction of QA toward QH when clocked. Parallel-in
access is made available by eight individual direct data
inputs, which are enabled by a low level at the shift/load
input. These registers also feature gated clock inputs and
complementary outputs from the eighth bit.
Clocking is accomplished through a 2-input NOR gate, per-
mitting one input to be used as a clock-inhibit function.
Holding either of the clock inputs HIGH inhibits clocking,
and holding either clock input LOW with the load input
HIGH enables the other clock input. The clock-inhibit input
should be changed to the high level only while the clock
input is HIGH. Parallel loading is inhibited as long as the
load input is HIGH. Data at the parallel inputs are loaded
directly into the register on a HIGH-to-LOW transition of the
shift/load input, regardless of the logic levels on the clock,
clock inhibit, or serial inputs.
Features
s Complementary outputs
s Direct overriding (data) inputs
s Gated clock inputs
s Parallel-to-serial data conversion
s Typical frequency 35 MHz
s Typical power dissipation 105 mW
Ordering Code:
Order Number Package Number
Package Description
DM74LS165M
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
DM74LS165WM
M16B
16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
DM74LS165N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Function Table
Inputs
Internal
Shift/ Clock Clock Serial Parallel Outputs Output
Load Inhibit
A...H QA QB QH
L X X X a...h a b h
HL LX
X QA0 QB0 QH0
HL
↑H
X H QAn QGn
HL ↑ L
X L QAn QGn
HH X X
X QA0 QB0 QH0
H = HIGH Level (steady state)
L = LOW Level (steady state)
X = Don't Care (any input, including transitions)
↑ = Transition from LOW-to-HIGH level
a...h = The level of steady-state input at inputs A through H, respectively.
QA0, QB0, QH0 = The level of QA, QB, or QH, respectively, before the
indicated steady-state input conditions were established.
QAn, QGn = The level of QA or QG, respectively, before the most recent
↑ transition of the clock.
© 2000 Fairchild Semiconductor Corporation DS006399
www.fairchildsemi.com
1 page Physical Dimensions inches (millimeters) unless otherwise noted
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
Package Number M16A
16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
Package Number M16B
5 www.fairchildsemi.com
5 Page |
Páginas | Total 6 Páginas | |
PDF Descargar | [ Datasheet DM74LS165.PDF ] |
Número de pieza | Descripción | Fabricantes |
DM74LS161A | Synchronous 4-Bit Binary Counters | Fairchild Semiconductor |
DM74LS161A | Synchronous 4-Bit Binary Counters | National Semiconductor |
DM74LS161A | Synchronous 4-Bit Binary Counters (Rev. A) | Texas Instruments |
DM74LS161AE | Synchronous 4-Bit Binary Counters | National Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |