|
|
Número de pieza | A63L73321E-12 | |
Descripción | 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-through Data Output | |
Fabricantes | AMIC Technology | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de A63L73321E-12 (archivo pdf) en la parte inferior de esta página. Total 17 Páginas | ||
No Preview Available ! A63L73321
Preliminary
128K X 32 Bit Synchronous High Speed SRAM
with Burst Counter and Flow-through Data Output
Document Title
128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-
through Data Output
Revision History
Rev. No.
0.0
0.1
0.2
0.3
0.4
History
Initial issue
Change fast access times from 8.5/9.5/10 ns to 9.5/10/12 ns
Change ICC1 from 300mA to 350mA(max.)
Add description for 100/91/83 MHz
Add description for 2E1D at page 1
Modify waveform at page 11
Delete -9.5 & -10 part number
Change -12 cycle time from 12ns to 15ns
Issue Date
December 14, 1998
June 9, 1999
December 19, 1999
June 20, 2000
August 29, 2001
Remark
Preliminary
PRELIMINARY (August, 2000, Version 0.4)
AMIC Technology, Inc.
1 page A63L73321
Pin Description
Pin No.
32 - 37, 44 - 50, 81, 82,
99, 100
89
87, 93 - 96
88
86
92, 97, 98
83
84
85
31
Symbol
A0 - A16
CLK
BWE , BW1 - BW4
GW
OE
CE2 ,CE2, CE
ADV
ADSP
ADSC
MODE
64 ZZ
2, 3, 6 - 9, 12, 13, 18, 19,
22 - 25, 28, 29, 52, 53,
56 - 59, 62, 63, 68, 69, 72
- 75, 78, 79
1, 14, 16, 30, 38, 39, 42,
43, 51, 66, 80
15, 41, 65, 91
17, 40, 67, 90
4, 11, 20, 27,
54, 61, 70, 77
5, 10, 21, 26,
55, 60, 71, 76
I/O1- I/O32
NC
VCC
GND
VCCQ
GNDQ
Address Inputs
Description
Clock
Byte Write Enables
Global Write
Output Enable
Chip Enables
Burst Address Advance
Processor Address Status
Controller Address Status
Burst Mode: HIGH or NC (Interleaved burst)
LOW (Linear burst)
Asynchronous Power-Down (Snooze): HIGH (Sleep)
LOW or NC (Wake up)
Data Inputs/Outputs
No Connection
Power Supply
Ground
Isolated Output Buffer Supply
Isolated Output Buffer Ground
PRELIMINARY (August, 2000, Version 0.4)
4
AMIC Technology, Inc.
5 Page A63L73321
AC Characteristics (continued)
Symbol
Parameter
Hold Times
tAH Address
tADSH
Address Status ( ADSC , ADSP )
tAAH Address Advance ( ADV )
tWH Write Signal
( BW1, BW2 , BW3 , BW4 , BWE , GW )
tDH Data-in
tCEH Chip Enable ( CE , CE2, CE2 )
-12
Min.
Max.
Unit Note
0.5 - ns 7, 9
0.5 - ns 7, 9
0.5 - ns 7, 9
0.5 - ns 7, 9
0.5 - ns 7, 9
0.5 - ns 7, 9
Notes:
1. All voltages refer to GND.
2. Overshoot: VIH ≤ +4.6V for t ≤ tKC/2.
Undershoot: VIL ≥ -0.7V for t ≤ tKC/2.
Power-up: VIH ≤ +3.6 and VCC ≤ 3.1V
for t ≤ 200ms
3. ICC1 is given with no output current. ICC1 increases with greater output loading and faster cycle times.
4. Test conditions assume the output loading shown in Figure 1, unless otherwise specified.
5. For output loading, CL = 5pF, as shown in Figure 2. Transition is measured ±150mV from steady state voltage.
6. At any given temperature and voltage condition, tKQHZ is less than tKQLZ and tOEHZ is less than tQELZ.
7. A WRITE cycle is defined by at least one Byte Write enable LOW and ADSP HIGH for the required setup and hold
times. A READ cycle is defined by all byte write enables HIGH and ( ADSC or ADV LOW) or ADSP LOW for the
required setup and hold times.
8. OE has no effect when a Byte Write enable is sampled LOW.
9. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK
when either ADSP or ADSC is LOW and the chip is enabled. All other synchronous inputs must meet the setup and
hold times with stable logic levels for all rising edges of clock (CLK) when the chip is enabled. Chip enable must be
valid at each rising edge of CLK when either ADSP or ADSC is LOW to remain enabled.
10. The load used for VOH, VOL testing is shown in Figure 2. AC load current is higher than the given DC values.
AC I/O curves are available upon request.
11. "Device Deselected" means device is in POWER-DOWN mode, as defined in the truth table. "Device Selected" means
device is active (not in POWER-DOWN mode).
12. MODE pin has an internal pulled-up, and ZZ pin has an internal pulled-down. All of then exhibit an input leakage
current of 10µA.
13. Snooze (ZZ) input is recommended that users plan for four clock cycles to go into SLEEP mode and four clocks to
emerge from SLEEP mode to ensure no data is lost.
PRELIMINARY (August, 2000, Version 0.4)
10
AMIC Technology, Inc.
11 Page |
Páginas | Total 17 Páginas | |
PDF Descargar | [ Datasheet A63L73321E-12.PDF ] |
Número de pieza | Descripción | Fabricantes |
A63L73321E-12 | 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-through Data Output | AMIC Technology |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |